Part Number Hot Search : 
88E11 3N20D 101MM B2003RU DTA144E SL1613 CSNE33 TPS56300
Product Description
Full Text Search
 

To Download FX019 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CML Semiconductor Products
PRODUCT INFORMATION
FX019
Features 4 Digitally Controlled Amplifiers 15 Gain/Attenuation Steps 3 Amplifiers, with a 3dB Range in 0.43dB Steps 1 'Volume' Amplifier, with a 14dB Range in 2dB Steps
SERIAL CLOCK INPUT SERIAL DATA INPUT
1
Digitally Controlled Quad Amplifier Array
Publication D/019/4 December 1995
8-Bit Serial Data Control Output Mute Function Audio and Data Gain Control Applications Telecoms, Radio and Industrial Applications
8-BIT SERIAL DATA INPUT AND LINE DECODERS
LOAD/LATCH
LOAD/LATCH
2 3
VOLUME
4
Ch1
Ch4
VDD VBIAS
2
3
VSS CHIP SELECT
FX019
Ch2
Ch3
2
1
4
3
CONTROLLED AUDIO OUTPUT LINES
Fig.1 Functional Block Diagram
Brief Description
The FX019 Digitally Adjustable Amplifier Array is available to replace trimmer potentiometers and volume controls in Cellular, PMR, Telephony and Communications applications where d.c., voice or data signals need adjustment. The FX019 is a single-chip LSI consisting of four digitally controlled amplifier stages, each with 15 distinct gain/attenuation steps. Control of each individual amplifier is by an 8-bit serial data stream. Three of the amplifier stages offer a +/-3dB range in steps of 0.43dB, whilst the remaining amplifier offers a +/-14dB range in steps of 2dB, and is suggested for volume control applications. Each amplifier includes a 16th 'Off' state which when applied, mutes the output audio from that channel. This array uses a Chip Select input to select one of two FX019s in a system.
1
This product replaces the need for manual trimming of audible signals by using the host microprocessor to digitally control the set-up of all audio levels during development, production/calibration and operation. Applications include: (i) Control, adjustment and set-up of communications equipment by an Intelligent ATE without manual intervention - eg. Deviation, Microphone and L/S Levels, Rx Audio Level etc. (ii) Automatic Dynamic Compensation of drift caused by variations in temperature, linearity, etc. (iii)Fully automated servicing and re-alignment. The FX019 is a low-power, single 5-volt CMOS device available in plastic DIL and Small Outline (S.O.I.C.) SMD package versions.
Pin Number
FX019DW FX019P 1
Function
Serial Clock : This external clock pulse input is used to "clock in" the Control Data. See Figure 4, Serial Control Data Load Timing. This input has an internal 1M pullup resistor.
2
Load/Latch : Governs the loading and execution of the control data. During serial data loading this input should be kept at a logical '0' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed '0' - '1' - '0' to latch the new data in. Data is executed on the falling edge of the strobe. If the Load/Latch input is used this pin should be left open circuit. This input has an internal 1M pullup resistor.
3
Load/Latch : The inverted Load/Latch input. This function governs the loading and execution of the control data. During serial data loading this input should be kept at a logical '1' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed '1' - '0' - '1' to latch the new data in. Data is executed on the rising edge of the strobe. If the Load/Latch input is used this pin should be left open circuit. This input has an internal 1M pulldown resistor.
4 5 6 7
Ch1 Input : Ch2 Input : Ch3 Input : Ch4 Input :
Analogue Inputs : These individual amplifier inputs are self-biasing, a.c. input analogue signals must be capacitively coupled to these pins, as shown in Figure 2. Note that amplifiers Ch1 to Ch4 are 'inverting amplifiers.'
8
VSS : Negative supply rail (GND).
9
VBIAS : The output of the on-chip bias circuitry, held at VDD/2. This pin should be decoupled to VSS as shown in Figure 2.
10 11 12 13
Ch4 Output : Ch3 Output : Ch2 Output : Ch1 Output :
Controlled Analogue Outputs : The individual "Gain Controlled" amplifier outputs. Ch1 to Ch3 range from -3dB to +3dB in 0.43dB steps, Ch4 could be utilized as a volume control, ranging from -14dB to +14dB in 2.0dB steps. In the "OFF" mode there is no output from the selected amplifier.
14
Chip Select : A logic input to select one of two FX019 microcircuits in a system, see Table 1. This input has an internal 1M pulldown resistor.
15
Control Data Input : Operation of the 4 amplifier channels (Ch1 - Ch4) is controlled by the 8 bits of data entered serially at this pin. The data is entered (bit 7 to bit 0) on the rising edge of the external Serial Clock. The data format is described in Tables 1, 2 and Figure 4. This input has an internal 1M pullup resistor.
16
VDD : Positive supply rail. A single +5-volt power supply is required.
2
Application Notes
VDD C6
VSS
SERIAL CLOCK INPUT LOAD/LATCH LOAD/LATCH CHANNEL 1 INPUT CHANNEL 2 INPUT CHANNEL 3 INPUT CHANNEL 4 INPUT VSS C1 C2 C3 C4
1 2 3 4 5 6 7 8
16 15 14
VDD CONTROL DATA INPUT CHIP SELECT CHANNEL 1 OUTPUT CHANNEL 2 OUTPUT CHANNEL 3 OUTPUT CHANNEL 4 OUTPUT VBIAS C5
FX019
13 12 11 10 9
Notes (1) Channel Amplifiers 1 to 4 are inverting amplifiers. (2) Analogue input capacitors C1 to C4 are only required for a.c. input signals, d.c. input signals do not require these components.
VSS
Component C1 to C 4 C5 C6 Tolerances: C = 20%
Value 0.1F 1.0F 1.0F
Fig.2 External Component Connections
Application Recommendations
To avoid excess noise and instability in the final installation it is recommended that the following points be noted. (a) A noisy or badly regulated power supply can cause instability and/or variance of selected gains. (b) Care should be taken on the design and layout of the printed circuit board. (c) All external components (Figure 2) should be kept close to the FX019 package. (d) Inputs and outputs should be screened wherever possible. (e) Tracks should be kept short. (f) Analogue tracks should not run parallel to digital tracks. (g) A "Ground Plane" connected to VSS will assist in eliminating external pick-up on the channel input and output pins. (h) Do not run high-level output tracks close to lowlevel input tracks. (i) Input signal amplitudes should be applied with due regard to Figure 3.
60
SINAD (dB)
50
40
Input Frequency = 1.0kHz Input Level 0dB ref = 775mVrms Ch1 2, 3 or 4 Gain Set to 0dB
10.0 -40 25.0 -30 75.0 110.0 -20 -17 250.0 -10 1000.0 775.0 0 1730.0
30
mVrms
7.0
Fig.3 SINAD vs Input Level - Typical Values
3
INPUT LEVEL dB
Control Data and Timing
The gain of each amplifier block (Channel 1 to Channel 4) in the FX019 is set by a separate 8-bit data word ( bit 7 to bit 0 ). This 8-bit word, consisting of 4 Address bits (bit 7 to bit 4) and 4 Gain Control bits (bit 3 to bit 0), is loaded to the Control Data Input in serial format using the external data clock. Data is loaded to the FX019 on the rising edge of the Serial Clock. Loaded data is executed on the falling (rising) edge of the Load/Latch (Load/Latch) pulse. Table 1 shows the format of each 4-bit Address word, Table 2 shows the format of each Gain Control word with Figure 4 describing the data loading operation and timing.
Table 1 Address Word Format
Bit 7 Bit 6 Bit 5 Bit 4 MSB LSB 1 1 1 1 1 1 1 1 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Channel Selected 1 2 3 4 1 2 3 4 Chip Select 0 0 0 0 1 1 1 1 Chip Number
Chip 1
Table 2 Gain Control Word Format
Bit 3 MSB 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 Bit2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 Bit 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 Bit 0 LSB 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 Stage 1, 2, 3 (0.43dB) OFF -3.0 -2.571 -2.143 -1.714 -1.286 -0.857 -0.428 0 0.428 0.857 1.286 1.714 2.143 2.571 3.0 Stage 4 (2.0dB) OFF -14.0dB -12.0 -10.0 -8.0 -6.0 -4.0 -2.0 0 2.0 4.0 6.0 8.0 10.0 12.0 14.0
Chip 2
Data Loading
The 8-bit data word is loaded bit 7 first and bit 0 last. Bit 7 must be a logic "1" to address the chip. If bit 7 in the word is a logic "0" that 8-bit word will not be executed. The Chip Select input permits the use of two devices in a system; To facilitate this, Bit 6 can be either a logic "0" or "1." Figure 4 (below) shows the timing information required to load and operate this device.
SERIAL DATA CLOCK t PWH
t PWL SERIAL DATA IN
(ONE 8-BIT WORD)
t DS
tDH
Loaded Last
BIT 6 BIT 1 BIT 0
8th Clock Pulse
Next Clock Pulse
Logic '1' Loaded First
BIT 7
LOAD/LATCH
t LLD t LLW t LLO
LOAD/LATCH
Timing
tPWH Serial Clock "High" Pulse Width tPWL Serial Clock "Low" Pulse Width tDS Data Set-up Time tDH Data Hold Time tLLD Load/Latch Delay tLLW Load/Latch Pulse Width tLLO Load/Latch Over Time
Fig.4 Serial Control Data Loading Diagram
4
Specification
Absolute Maximum Ratings
Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage -0.3 to 7.0V Input voltage at any pin (ref VSS = 0V) -0.3 to (VDD + 0.3V) Sink/source current (supply pins) +/- 30mA (other pins) +/- 20mA 800mW Max. Total device dissipation @ T AMB 25C Derating 10mW/C Operating temperature range: FX019DW/P -40C to +85C (plastic) Storage temperature range: FX019DW/P -40C to +85C (plastic)
Operating Limits
All device characteristics are measured under the following conditions unless otherwise specified: VDD = 5.0V, TAMB = 25C. Audio Level 0dB ref: = 775mVrms. Amplifier Gain Set = 0dB.
Characteristics
See Note
Min.
Typ.
Max.
5.5 -
Unit
V mA
Static Values 4.5 5.0 Supply Voltage (VDD) Supply Current 1.5 Dynamic Values Control Functions Input Logic '1' 3.5 - Input Logic '0' - - Digital Input Impedances 0.5 1.0 Amplifier Stages (General) Bandwidth (-3dB) 20.0 - Output Impedance - 1.0 Total Harmonic Distortion 1 - 0.35 Output Noise Level (per stage) 2 - 180.0 Onset of Clipping 3 - 1.73 Gain Variation 4 - - Interstage Isolation - 60.0 "Trimmer" Stages (Ch1 - Ch3) Gain -3.0 Gain per Step (15 in No.) - 0.43 Step Error 5 - - Input Impedance 100.0 - "Volume" Stage (Ch4) Gain -14.0 Gain per Step (15 in No.) - 2.0 Step Error 5 - - Input Impedance 50.0 - Timing (Figure 4) Serial Clock "High" Pulse Width (tPWH) 250 - Serial Clock "Low" Pulse Width (tPWL) 250 - Data Set-up Time (tDS) 150 - 50.0 - Data Hold Time (tDH) Load/Latch Pulse Width (tLLW) 150 - Load/Latch Delay (tLLD) 200 - - - Load/Latch Over (tLLO) Serial Data Clock Frequency - - Notes 1. Gain Set 0dB, Input Level 1kHz -3.0dB (549mVrms). 2. With an a.c short-circuit input, measured in a 30kHz bandwidth. 3. See Figure 3. 4. Over the temperature and supply voltage range. 5. With reference to a 1.0kHz signal.
- 1.5 - - 0.5 400.0 - 0.1 - +3.0 - 0.2 - +14.0 - 0.4 - - - - - - - 50.0 2.0
V V M kHz k % Vrms Vrms dB dB dB dB dB k dB dB dB k ns ns ns ns ns ns ns MHz
5
Package Outlines
The FX019 is available in the package styles outlined below. Mechanical package diagrams and specifications are detailed in Section 10 of this document. Pin 1 identification marking is shown on the relevant diagram and pins on all package styles number anti-clockwise when viewed from the top.
Handling Precautions
The FX019 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage.
FX019DW 16-pin plastic S.O.I.C.
NOT TO SCALE
(D4)
FX019P
16-pin plastic DIL
(P3)
NOT TO SCALE
Max. Body Length Max. Body Width Stand-Off
10.31mm 7.59mm 0.20mm
Max. Body Length Max. Body Width Stand-Off
19.24mm 6.41mm 0.51mm
Ordering Information
FX019DW FX019P 16-pin plastic S.O.I.C. 16-pin plastic DIL (D4) (P3)
CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry.
6
CML Microcircuits
COMMUNICATION SEMICONDUCTORS
CML Product Data
In the process of creating a more global image, the three standard product semiconductor companies of CML Microsystems Plc (Consumer Microcircuits Limited (UK), MX-COM, Inc (USA) and CML Microcircuits (Singapore) Pte Ltd) have undergone name changes and, whilst maintaining their separate new names (CML Microcircuits (UK) Ltd, CML Microcircuits (USA) Inc and CML Microcircuits (Singapore) Pte Ltd), now operate under the single title CML Microcircuits. These companies are all 100% owned operating companies of the CML Microsystems Plc Group and these changes are purely changes of name and do not change any underlying legal entities and hence will have no effect on any agreements or contacts currently in force. CML Microcircuits Product Prefix Codes Until the latter part of 1996, the differentiator between products manufactured and sold from MXCOM, Inc. and Consumer Microcircuits Limited were denoted by the prefixes MX and FX respectively. These products use the same silicon etc. and today still carry the same prefixes. In the latter part of 1996, both companies adopted the common prefix: CMX. This notification is relevant product information to which it is attached.
Company contact information is as below:
CML Microcircuits (UK)Ltd
COMMUNICATION SEMICONDUCTORS
CML Microcircuits (USA) Inc.
COMMUNICATION SEMICONDUCTORS
CML Microcircuits (Singapore)PteLtd
COMMUNICATION SEMICONDUCTORS
Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com
4800 Bethania Station Road, Winston-Salem, NC 27105, USA Tel: +1 336 744 5050, 0800 638 5577 Fax: +1 336 744 5054 us.sales@cmlmicro.com www.cmlmicro.com
No 2 Kallang Pudding Road, 09-05/ 06 Mactech Industrial Building, Singapore 349307 Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com
D/CML (D)/1 February 2002


▲Up To Search▲   

 
Price & Availability of FX019

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X